## Exam UE4002 Summer 2011

Each part of each question carries equal marks.

The body effect may be ignored in each question.

The following equation is given for the drain current of an NMOS in saturation:

$$I_D = \frac{K_{nW}}{2L} (V_{GS} - V_{tn})^2 (1 + \lambda_n V_{DS})$$

For dc biasing calculations take  $\lambda_n = \lambda_p = 0$ .

In each question, capacitances other than those shown may be ignored.

## **Question 1**



Figure 1 shows an NMOS source follower driving a resistive load. Assume M1 is in saturation. Resistor value and transistor dimensions in  $\mu m$  and are as shown in Figure 1. Take  $K_n^{'}=200\mu A/V^2$ . Assume  $g_{ds1}<<1/R_L$ .

- (i) Draw the small-signal equivalent circuit for the source follower stage shown in Figure 1.
- (ii) Derive an expression for the small-signal voltage gain (v<sub>out</sub>/v<sub>in</sub>).
- (iii) Calculate the small-signal voltage gain (v<sub>out</sub>/v<sub>in</sub>). Take I<sub>D1</sub>=250μA.
- (iv) What is the minimum required value of  $I_{D1}$  so that the small-signal voltage loss between the input and output is less than 20%?

## **Question 2**



Figure 2 shows a cascoded current mirror.

Assume  $I_{IN}=I_{OUT}=100\mu A$ ,  $K_n^{'}=200\mu A/V^2$ ,  $V_{tn}=750mV$ ,  $\lambda_n=0.04V^{-1}/L$ , L in  $\mu m$ . Transistor dimensions in  $\mu m$  are shown in Figure 2.

- (i) What is the minimum voltage at the output node, i.e. the drain of M4, such that all transistors are biased in saturation?
- (ii) Derive an expression for the small-signal output resistance.
- Assume  $g_{m1}$ ,  $g_{m2}$ ,  $g_{m3}$ ,  $g_{m4} >> g_{ds1}$ ,  $g_{ds2}$ ,  $g_{ds3}$ ,  $g_{ds4}$ . (iii) What is the change in output current if the voltage at the output node varies by 10mV? Assume all transistors are in saturation.
- (iv) It is desired to increase the mirroring ratio by increasing the width of M2 only. What is the largest value of output current such that M2 remains in saturation?



Figure 3

For the questions below you may assume  $g_{m1}, g_{m2} >> g_{ds1}, g_{ds2}$  and that all devices are biased in saturation.

- (i) Figure 3 shows a gain stage with an active load. Draw the small-signal model for this circuit.
- (ii) Derive an expression for the high-frequency transfer function of the circuit.
- (iii) Calculate the low-frequency gain (vout/vin) and the break frequencies (i.e. pole and/or zero frequencies) if
- $V_{DD}$ = 3V, $V_{B1}$ = 2V,  $|V_{tp}|$  = 0.75V,  $|I_{D1}|$  = 200 $\mu$ A,  $\lambda_p$  =  $\lambda_n$  = 0.04V<sup>-1</sup>,  $C_{GD1}$ = 0.1pF,  $C_L$ = 1.5pF. (iv) Draw a Bode diagram of the gain response. Indicate the values of gain at d.c. and at frequencies
- well above the pole and/or zero frequencies.

## **Question 4**



For the questions below you may assume  $g_{m1}$ ,  $g_{m2}$ ,  $g_{m3} >> g_{ds1}$ ,  $g_{ds2}$ ,  $g_{ds3}$ , and that all transistors are biased in saturation.

Transistor dimensions µm are as shown in Figure 4.

Only thermal noise sources need be considered.

For calculations take Boltzmann's constant k=1.38X10<sup>-23</sup>J/°K, temperature T=300°K.

- (i) Draw the small-signal model for the circuit shown in Figure 4. What is the small-signal voltage gain (v<sub>out</sub>/v<sub>in</sub>) in terms of the transistor small-signal parameters?
- (ii) What is the input-referred thermal noise voltage density of the circuit shown in Figure 4? The answer should be in terms of the transistor small-signal parameters, Boltzmann's constant k and temperature T.
- (iii) Calculate the input-referred thermal noise voltage density of the circuit if K<sub>n</sub> = 200μA/V<sup>2</sup>, K<sub>p</sub> = 50μA/V<sup>2</sup>, I<sub>D1</sub> = 50μA, |I<sub>D3</sub>| = 100μA.
  (iv) If the output signal is 100mVrms, what is the signal-to-noise ratio at the output if the noise is
- measured over a bandwidth of 10MHz?